

## PART NUMBER 54LS293JB-ROCV

# Rochester Electronics Manufactured Components

Rochester branded components are manufactured using either die/wafers purchased from the original suppliers or Rochester wafers recreated from the original IP. All re-creations are done with the approval of the Original Component Manufacturer. (OCM)

Parts are tested using original factory test programs or Rochester developed test solutions to guarantee product meets or exceeds the OCM data sheet.

## **Quality Overview**

- ISO-9001
- AS9120 certification
- Qualified Manufacturers List (QML) MIL-PRF-38535
  - Class Q Military
  - Class V Space Level

Qualified Suppliers List of Distributors (QSLD)

 Rochester is a critical supplier to DLA and meets all industry and DLA standards.

Rochester Electronics, LLC is committed to supplying products that satisfy customer expectations for quality and are equal to those originally supplied by industry manufacturers.

The original manufacturer's datasheet accompanying this document reflects the performance and specifications of the Rochester manufactured version of this device. Rochester Electronics guarantees the performance of its semiconductor products to the original OCM specifications. 'Typical' values are for reference purposes only. Certain minimum or maximum ratings may be based on product characterization, design, simulation, or sample testing.

## 54/74293 54LS/74LS293

**MODULO-16 BINARY COUNTER** 

**DESCRIPTION** — The '293 is a 4-stage ripple counter containing a high speed flip-flop acting as a divide-by-two and three flip-flops acting as a divide-by-eight. HIGH signals on the Master Reset (MR) inputs override the clocks and force all outputs to the LOW state. The '293 is the same circuit as the '93 except that it has corner power pins and is therefore recommended for new designs. For detail specifications, truth tables and functional description, please refer to the '93 data sheet.

OPPERING CODE: See Section 9

| ORDERING CODE: See Section 9 |     |                                                                |                                                                                                 |      |  |
|------------------------------|-----|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------|------|--|
| PKGS                         | PIN | COMMERCIAL GRADE MILITARY GRADE                                |                                                                                                 | PKG  |  |
|                              |     | V <sub>CC</sub> = +5.0 V ±5%,<br>T <sub>A</sub> = 0°C to +70°C | $V_{CC} = +5.0 \text{ V} \pm 10\%,$<br>$T_A = -55^{\circ} \text{ C to } +125^{\circ} \text{ C}$ | TYPE |  |
| Plastic<br>DIP (P)           | Α   | 74293PC, 74LS293PC                                             |                                                                                                 | 9A   |  |
| Ceramic<br>DIP (D)           | А   | 74293DC, 74LS293DC                                             | 54293DM, 54LS293DM                                                                              | 6A   |  |
| Flatpak<br>(F)               | А   | 74293FC, 74LS293FC                                             | 54293FM, 54LS293FM                                                                              | 31   |  |

### CONNECTION DIAGRAM PINOUT A



#### LOGIC SYMBOL



Vcc = Pin 14 GND = Pin 7 NC = Pins 1, 2, 3, 6

## INPUT LOADING/FAN-OUT: See Section 3 for U.L. definitions

| PIN NAMES                         | DESCRIPTION                                     | <b>54/74 (U.L.)</b><br>HIGH/LOW | 54/74LS (U.L.)<br>HIGH/LOW |  |
|-----------------------------------|-------------------------------------------------|---------------------------------|----------------------------|--|
| CP <sub>0</sub>                   | ÷2 Section Clock Input<br>(Active Falling Edge) | 2.0/2.0                         | 1.0/1.5                    |  |
| CP <sub>1</sub>                   | ÷8 Section Clock Input (Active Falling Edge)    | 2.0/2.0                         | 1.0/1.0                    |  |
| MR <sub>1</sub> , MR <sub>2</sub> | Asynchronous Master Reset Inputs (Active HIGH)  | 1.0/1.0                         | 0.5/0.25                   |  |
| Q <sub>0</sub>                    | ÷2 Flip-flop Output*                            | 20/10                           | 10/5.0<br>(2.5)            |  |
| Q <sub>1</sub> — Q <sub>3</sub>   | ÷8 Flip-flop Outputs                            | 20/10                           | 10/5.0<br>(2.5)            |  |

\*The  $Q_0$  output is guaranteed to drive the full rated fan-out plus the  $\overline{\text{CP}}_1$  input.