

# 60V, 5A Non-Synchronous Step-Down DCDC Converter With High Efficiency Sleep Mode

#### 1 FEATURES

- Wide Input Range: 4.5V-60V
- Up to 5A Continuous Output Current
- 0.8V ± 1% Feedback Reference Voltage
- Integrated 83mΩ High-Side Power MOSFET
- Adjustable Frequency 100KHz to 2.5MHz
- Synchronizes to external clock
- 12% Frequency Spread Spectrum (FSS)
- High Efficiency at Light Load With Pulse Skipping Mode (PSM)
- 120uA Quiescent Current in Sleep Mode
- Available in an eSOP-8L Package

#### 2 APPLICATIONS

- 12-V, 24-V, 48-V Industry Power System
- Industrial Automation and Motor Control
- Vehicle Accessories
- USB dedicated charging ports and battery chargers

#### 3 ORDERING INFORMATION

| TYPE        | MARKING | PACKAGE |  |  |
|-------------|---------|---------|--|--|
| GBI1650SMAR | 1650    | eSOP-8  |  |  |

# 4 DESCRIPTION

The GBI1650 is 60V, 5A buck converter with an integrated  $83m\Omega$  high-side MOSFET. The GBI1650 has wide input range from 4.5V to 60V, the GBI1650 is suitable for variable applications which is from unregulated sources, like industrial or automotive applications. The device adopts peak current mode and supports a wide adjustable switching frequency range, setting by external resistor or external clock signal. The Frequency Spread Spectrum (FSS) makes GBI1650 EMI friendly in the auto application. The quiescent current of this device is 120uA in sleep mode and the shutdown current is 3.8uA, making it suitable for battery-powered system. The device integrates protections, like cycle-by-cycle current limit, thermal shutdown protection, etc. It's available in an 8-pin eSOP-8L package.

#### 5 TYPICAL APPLICATION







## **6 PIN CONFIGURATION AND FUNCTIONS**



Top View: GBI1650 eSOP-8L

| PIN C          | PIN OUT |   | PIN FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|----------------|---------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME           | NO.     |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| воот           | 1       | 0 | Power supply for the high-side power MOSFET gate driver. Must connect a 0.1uF or greater ceramic capacitor between BOOT pin and SW pin.                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| VIN            | 2       | I | Power supply input. Must be locally bypassed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| EN             | 3       | I | Enable logic input. Floating the pin enables the device. This pin supports high voltage up to VIN supply. The device has precision enable thresholds 1.21V rising / 1.05V falling for programmable UVLO threshold. The hysteresis is programmable by external resistor network.                                                                                                                                                                                                                                                                                    |  |
| RT/CLK         | 4       |   | Resistor timing and external clock synchronization. An internal amplifier holds this terminal at a fixed voltage when using an external resistor to ground to set the switching frequency. If the terminal is pulled above the PLL upper threshold, a mode change occurs and the terminal becomes a synchronization input. The internal amplifier is disabled and the terminal is a high impedance clock input to the internal PLL. If clocking edges stop, the internal amplifier is re-enabled and the operating mode returns to resistor frequency programming. |  |
| FB             | 5       | 1 | Buck converter output feedback sensing voltage. Connect a resistor divider from VOUT node to FB pin and from FB pin to GND to set up output voltage. The device regulates FB to the internal reference of 0.8V typically.                                                                                                                                                                                                                                                                                                                                          |  |
| COMP           | 6       | 0 | Connect RC network to ground to realize the external loop compensation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| GND            | 7       | - | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| SW             | 8       | I | Switching node of the buck converter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| Thermal<br>Pad | 9       | - | Must be grounded in PCB layout.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |



## 7 SPECIFICATIONS

## 7.1 ABSOLUTE MAXIMUM RATINGS

Over operating free-air temperature unless otherwise noted

| DESCRIPTION PARAMETER               |                  | MIN  | MAX | UNIT |
|-------------------------------------|------------------|------|-----|------|
|                                     | VIN, EN to GND   | -0.3 | 65  | V    |
| Input Voltage                       | FB to GND        | -0.3 | 6.5 | V    |
| Input Voltage                       | COMP to GND      | -0.3 | 6.5 | V    |
|                                     | RT/CLK to GND    | -0.3 | 3.6 | V    |
| Output Voltage                      | SW to GND        | -3   | 65  | V    |
| Output Voltage                      | BOOT to SW       |      | 6.5 | V    |
| Junction temperature T <sub>J</sub> |                  | -40  | 150 | °C   |
| Storage temperature                 | T <sub>STG</sub> | -65  | 150 | °C   |

## 7.2 ESD RATINGS

| PARAMETER        | DEFINITION                                     | MIN | MAX   | UNIT |
|------------------|------------------------------------------------|-----|-------|------|
|                  | Human Body Model (HBM), per ANSI-JEDEC-JS-001- |     | ±1000 | V    |
|                  | 2014 specification, all pins (1)               |     | 1     |      |
| V <sub>ESD</sub> | Charged Device Model (CDM), per ANSI-JEDEC-JS- |     | ±1000 | V    |
|                  | 002-2014 specification, all pins (1)           |     | ±1000 |      |

<sup>(1)</sup> HBM and CDM stressing are done in accordance with the ANSI/ESDA/JEDEC JS-001-2014 specification

## 7.3 RECOMMENDED OPERATING CONDITIONS

Over operating free-air temperature range unless otherwise noted

| PARAMETER       | DEFINITION                           | MIN | MAX  | UNIT |
|-----------------|--------------------------------------|-----|------|------|
| V <sub>IN</sub> | Supply voltage range                 | 4.5 | 60   | V    |
| Vo              | Output voltage                       | 0.8 | 58   | V    |
| Io              | Output current                       | 0   | 5    | Α    |
| V <sub>EN</sub> | EN pin voltage                       | 0   | 60   | V    |
| f <sub>SW</sub> | Switching frequency range at RT mode | 100 | 2500 | kHz  |
| TJ              | Operating junction temperature       | -40 | 150  | °C   |



## 7.4 THERMAL INFORMATION

| PARAMETER            | THERMAL METRIC                               | eSOP-8L | UNIT |
|----------------------|----------------------------------------------|---------|------|
| $R_{\theta JA}$      | Junction to ambient thermal resistance       | 42      | °C/W |
| $R_{\theta JC(top)}$ | Junction to case (top) thermal resistance    | 45.8    | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 23.4    | °C/W |
| Ψյв                  | Junction-to-board characterization parameter | 23.4    | °C/W |

## 7.5 ELECTRICAL CHARACTERISTICS

V<sub>IN</sub>=EN=4.5V~60V, T<sub>J</sub>=-40°C~125°C, typical values are tested under 25°C.

| SYMBOL               | PARAMETER                   | TEST CONDITION                     | MIN   | TYP  | MAX   | UNIT   |
|----------------------|-----------------------------|------------------------------------|-------|------|-------|--------|
| Power Su             | pply                        |                                    |       |      |       |        |
| V <sub>IN</sub>      | Operating input voltage     |                                    | 4.5   |      | 60    | V      |
| M                    | Input UVLO                  | V <sub>IN</sub> rising             |       | 4.2  |       | ٧      |
| $V_{IN\_UVLO}$       | Hysteresis                  |                                    |       | 450  |       | mV     |
| 1.                   | Shutdown current            | EN=0V, No load, 4.5V≤              |       | 3.8  |       |        |
| I <sub>SHDN</sub>    | Shutdown current            | V <sub>IN</sub> ≤60V               |       | 5.0  |       | uA     |
|                      |                             | EN=floating, No load, No           |       |      |       |        |
| $I_{Q}$              | Quiescent current           | switch, 4.5V≤V <sub>IN</sub> ≤60V, |       | 120  |       | uA     |
|                      |                             | BOOT-SW=5V                         |       |      |       |        |
| Enable an            | d Feedback                  |                                    |       |      |       |        |
| V <sub>EN_H</sub>    | Enable high threshold       |                                    |       | 1.21 |       | ٧      |
| V <sub>EN_L</sub>    | Enable low threshold        | ,                                  |       | 1.05 |       | ٧      |
| Error Amp            | olifier                     |                                    |       |      |       |        |
| $V_{FB}$             | Voltage reference           |                                    | 0.792 | 0.8  | 0.808 | ٧      |
| I <sub>FB</sub>      | Input current               |                                    |       | 25   |       | nA     |
| _                    | Error amplifier             | -2μA < I <sub>COMP</sub> < 2 μA,   | 240   |      |       | ۸ /\ / |
| g <sub>m</sub>       | transconductance (gM)       | $V_{COMP} = 1 V$                   |       | 240  |       | uA/V   |
| _                    | COMP to SW current          |                                    | 4.4   |      |       | A 0.7  |
| $T_{ran}$            | transconductance            |                                    |       | 14   |       | A/V    |
| Timing Re            | esistor and External Clock  |                                    |       |      |       |        |
| V <sub>CLK_H</sub> * | RT/CLK High                 |                                    |       | 2.8  | 3     | ٧      |
| V <sub>CLK_L</sub> * | RT/CLK Low                  |                                    | 0.5   | 1.6  |       | ٧      |
| High-side            | MOSFET                      |                                    | •     |      |       | •      |
| R <sub>DSON H</sub>  | High side FET on-resistance |                                    |       | 83   |       | mΩ     |



| SYMBOL               | PARAMETER                                | TEST CONDITION                            | MIN | TYP | MAX  | UNIT |  |  |
|----------------------|------------------------------------------|-------------------------------------------|-----|-----|------|------|--|--|
| Switching            | Switching Characteristics                |                                           |     |     |      |      |  |  |
| f <sub>SWRT</sub>    | Switching frequency                      | R <sub>T</sub> =200k w/o frequency spread | 440 | 500 | 560  | kHz  |  |  |
| ISWRT                | Switching frequency range using RT mode  |                                           | 100 |     | 2500 | kHz  |  |  |
| f <sub>jitter</sub>  | Frequency spread band using RT mode      | f <sub>SW</sub> =500kHz                   | -60 |     | 60   | kHz  |  |  |
| f <sub>SWSYN</sub>   | Switching frequency range using CLK mode |                                           | 100 |     | 2500 | kHz  |  |  |
| t <sub>ON_MIN</sub>  | Minimum on-time                          |                                           |     | 100 |      | ns   |  |  |
| Protection           | n                                        |                                           |     |     |      |      |  |  |
| I <sub>LIM_HSD</sub> | HSD peak current limit                   | All V <sub>IN</sub> and temperatures      |     | 8   |      | Α    |  |  |
| <b>-</b>             | Thermal shutdown threshold               |                                           | 165 |     | - °C |      |  |  |
| $T_{SD}$             | Hysteresis                               |                                           |     | 40  |      |      |  |  |
| Output V             | oltage Protection                        |                                           |     |     |      |      |  |  |
| $V_{\text{OVP\_H}}$  | Output over voltage protection rising    |                                           |     | 110 |      | %    |  |  |
| $V_{OVP_{L}}$        | Output over voltage protection falling   |                                           |     | 105 |      | %    |  |  |
| $V_{UVP\_L}$         | Output under voltage protection falling  |                                           |     | 91  |      | %    |  |  |
| $V_{UVP_{-}H}$       | Output under voltage protection rising   |                                           |     | 95  |      | %    |  |  |
| Internal S           | oft-start time                           |                                           |     |     |      |      |  |  |
| T <sub>ss1</sub>     | Soft-start time                          | f <sub>sw</sub> =500kHz, 10% to 90%       |     | 1.5 |      | ms   |  |  |

<sup>\*</sup>Guaranteed by design



## 7.6 TYPICAL CHARACTERISTICS

 $V_{IN}=24V$ ,  $f_{SW}=500$ kHz, L=6.8uH,  $C_{OUT}=87$ uF,  $T_A=25$ °C.



Figure 5. Shutdown Supply Current vs Junction
Temperature

Figure 6. Voltage Reference vs T<sub>j</sub>





Figure 7. Switch Current Limit vs Junction



Figure 9. Switching Frequency vs Junction
Temperature



Figure 11. Switching Frequency vs RT/CLK Resistance High Frequency Range



Figure 8. Switch Current Limit vs Input Voltage



Figure 10. Switching Frequency vs RT/CLK Resistance Low Frequency Range



Figure 12. EA Transconductance vs Junction
Temperature







Figure 13. On Resistance vs Junction Temperature



Figure 14. EN Pin Voltage vs Junction Temperature



Figure 15. EN Pin Current vs Junction Temperature



Figure 16. EN Pin Current vs Junction Temperature



Figure 17. EN Pin Current Hysteresis vs Junction Temperature

Figure 18. VIN Supply Current vs Junction
Temperature





Figure 19. BOOT-SW UVLO vs Junction Temperature



Figure 21. VIN Supply Current vs Input Voltage



Figure 23. Switch Current Limit vs Input Voltage



Figure 20. Input Voltage UVLO vs Junction
Temperature



Figure 22. Shutdown Supply Current vs Junction



Figure 24. Switching Frequency vs FB voltage



## 8 FUNCTION BLOCK DIAGRAM



Figure 24 Block Diagram of GBI1650



#### 9 DISCRIPTION

#### 9.1 Overview

The GBI1650 is a 60V, 5A buck converter with an integrated  $83m\Omega$  high-side MOSFET. With a wide input range from 4.5V to 60V, the device adopts peak current mode and supports a wide adjustable switching frequency range from 100kHz to 2.5MHz setting by external resistor. The switching frequency is adjusted using a resistor to ground connected to the RT/CLK pin. The device has an internal phase-locked loop (PLL) connected to the RT/CLK pin that will synchronize the power switch turn on to a falling edge of an external clock signal.

The quiescent current of this device is 120uA in sleep mode and the shutdown current is 3.8uA. The GBI1650 adopts internal soft-start time, whose typical value is 1.5ms.

The device has a default input start-up voltage of 4.2V with 450mV hysteresis. The EN pin is a high-voltage pin with a precision threshold that can be used to adjust the input voltage lockout thresholds with two external resistors to meet accurate higher UVLO system requirements. Floating EN pin enables the device. Connecting EN pin to VIN directly starts up the device automatically.

The GBI1650 implements the Frequency Spread Spectrum (FSS) modulation spreading of ±12% centered 500kHz switching frequency. FSS improves EMI performance by not allowing emitted energy to stay in any one receiver band for a significant length of time. The converter has optimized gate driver scheme to achieve switching node voltage ringing-free without sacrificing the MOSFET switching time to further damping high frequency radiation EMI noise.

The device integrates protections, like cycle-by-cycle current limit, thermal shutdown protection, output over-voltage protection and input voltage under-voltage protection. The device also supports monolithic startup with pre-biased output condition.

It's available in an 8-pin eSOP-8L package.

## 9.2 Peak Current Mode Control

The GBI1650 employs fixed frequency peak current mode control. An internal clock initiates turning on the integrated high-side power MOSFET in each cycle, then inductor current rises linearly. When the current through high-side MOSFET reaches the threshold level set by the compensation voltage of the error amplifier's comp pin, the high-side MOSFET turns off. When the high-side MOSFET turns off, the inductor current discharges through the external diode till the next clock cycle begins.

The integrated error amplifier and the external compensation builds up the feedback loop to regulates the output voltage to the reference. The error amplifier comparing the voltage of the FB pin with an internal



reference voltage of 0.8V. The load current increasement reduces the feedback voltage which is relative to a voltage raise of the error amplifier output till the average inductor current matches the increased load current.

The device also integrates an internal slope compensation circuitry to prevent sub-harmonic oscillation when duty cycle is greater than 50% for a fixed frequency peak current mode control.

## 9.3 Pulse Skipping Mode (PSM)

The GBI1650 operates in Pulse Skipping Mode (PSM) with light load current to improve efficiency. A decrease of the load current leads an increasement in the feedback voltage which yields down the compensation voltage. When the compensation voltage drops to a low clamp threshold, the PSM is triggered. During the skipping period, the discharge of output capacitor leads the output voltage drop which makes the FB voltage decay. Once the FB voltage drops lower than the reference voltage and the compensation voltage rises above the low clamp threshold, the integrated high-side MOSFET turns on in next clock pulse. After several switching cycles with typical 0.35A peak inductor current, the compensation voltage drops and is clamped again and pulse skipping mode repeats if the output continues light loaded.

This PSM helps achieving higher efficiency by skipping cycles to reduce switching power loss and gate drive charging loss. Regarding to improve efficiency further, the quiescent current is 120uA during skipping period with no switching.

#### 9.4 VIN Power

The GBI1650 is designed to operate from an input voltage supply range between 4.5V to 60V, at least 0.1uF and 22uF decoupling ceramic cap are recommended to bypass the supply noise. If the input supply locates more than a few inches from the converter, an additional 47uF electrolytic bulk capacitor may be required in addition to the local ceramic bypass capacitors.

# 9.5 Under Voltage Lockout Threshold and Enable

The EN pin of GBI1650 is a high voltage pin which can be connected to VIN directly to start-up the device. The GBI1650 is enabled when the EN pin voltage higher than the enable threshold of 1.21V and disabled when the EN pin voltage lower than 1.05V. Due to the internal 1.0uA pull-up current, the device is default enabled when the EN pin floats.

The Under Voltage Lock Out (UVLO) default startup threshold is typical 4.2V with VIN rising and shutdown threshold is 3.75V with VIN falling. The more accurate UVLO threshold can be programmed through the precision enable threshold of EN pin. Connect an external resistor divider (RL and RH) shown in Figure 26 from VIN to EN. The UVLO rising and falling threshold can be calculated by Equation 1 and Equation 2



respectively.

$$RH = \frac{V_{rise} - V_{fall}}{3.0uA} \tag{1}$$

$$RL = \frac{1.21V}{\frac{V_{rise} - 1.21V}{R_H} + 1.0uA}$$
 (2)

where

- V<sub>rise</sub> is rising threshold of Vin UVLO
- V<sub>fall</sub> is falling threshold of Vin UVLO



Figure 25 System UVLO by EN divider

# 9.6 Bootstrap Voltage Regulator

An external bootstrap capacitor between BOOT pin and SW pin powers floating high-side power MOSFET gate driver. The bootstrap capacitor voltage is charged from an integrated voltage regulator when high-side power MOSFET is off.

The floating supply (BOOT to SW) UVLO threshold is 2.75V rising and hysteresis of 200mV. When the converter operates with high duty cycle or prolongs in sleep mode for certain long time, the required time interval to recharging bootstrap capacitor is too long to keep the voltage at bootstrap capacitor sufficient. When the voltage across bootstrap capacitor drops below 2.55V, BOOT UVLO occurs.

# 9.7 Output Voltage

The GBI1650 regulates the internal reference voltage at 0.8V with  $\pm 1\%$  tolerance over the operating temperature and voltage range.

The output voltage is set by a resistor divider from the output node to the FB pin. It is recommended to use 1% tolerance or better resistors. Use Equation 3 to calculate resistance of resistor dividers. To improve efficiency at light loads, larger value resistors are recommended. However, if the value is higher, the regulator will be more noise sensitive.  $R_{FB\_BOT}$  in the range of  $10k\Omega$  to  $100k\Omega$  is recommended for most application.

$$R_{FB\_TOP} = \left(\frac{V_{OUT}}{0.8V} - 1\right) * R_{FB\_BOT} \tag{3}$$

where

- R<sub>FB\_TOP</sub> is the resistor connecting the output to the FB pin.
- R<sub>FB BOT</sub> is the resistor connecting the FB pin to the ground.



# 9.8 Switching Frequency

The switching frequency of the GBI1650 can be set by placing a resistor between RT/CLK pin and the GND or external clock signal. The RT/CLK pin is not allowed to be left floating or shorted to the GND.

In resistor setting frequency mode (RT mode), use Equation 4. to determine the resistance for a switching frequency needed.

$$RT(K\Omega) = \frac{100000}{fsw(KHz)} \tag{4}$$

where

• fsw is the switching frequency.

The GBI1650 implements the Frequency Spread Spectrum (FSS) function in RT mode, the modulation spreading frequency is±12% of set switching frequency.

The GBI1650 also can synchronize to external clock signal. To implement this synchronization feature connect a square wave to the RT/CLK pin. The square wave applied to the RT/CLK pin must switch lower than 0.5V and higher than 3V and have a pulse width greater than 15ns. The synchronization frequency range is 100kHz to 2500kHz. The external synchronization circuit should be designed such that the default frequency set resistor is connected from the RT/CLK pin to ground when the synchronization signal is off. When using a low impedance signal source, the frequency set resistor is connected in parallel with an ac coupling capacitor to a termination resistor (that is,  $50 \Omega$ ).

# 9.9 Error Amplifier

The GBI1650 voltage-regulation loop is controlled by a transconductance error amplifier. The error amplifier compares the FB pin voltage to the lower of the internal soft-start voltage or the internal 0.8V voltage reference. The transconductance (gm) of the error amplifier is 240µA/V during normal operation.

The frequency compensation components (capacitor, and series resistor) are connected between the error amplifier output COMP pin and GND Pin.

## 9.10 Overcurrent and Short Circuit Protection

The GBI1650 adopts the peak current mode control. In the overcurrent momentum, the output voltage is yield down by heavy load and the error amplifier drives the compensation voltage high to increase the switching current. As the error amplifier output increases, it will be clamped internally, and the high-side current is clamped by a maximum peak current threshold. The peak current threshold is constant over the full duty cycle range.



When the output overcurrent or short circuit occurs, the device will trigger a frequency foldback by dividing the oscillator frequency with a pre-set frequency foldback factor to protect itself by increasing the switching frequency and the off time of high-side MOSFET. This will lead more time for the inductor current to ramp down. Otherwise, a lower switching frequency contributes on lower switching loss and avoiding overheating and other potential damages.

The frequency foldback factor is relative with the FB pin voltage.

 FB pin voltage
 Frequency Foldback Factor

 75% V<sub>REF</sub>
 2

 50% V<sub>REF</sub>
 4

 25% V<sub>REF</sub>
 8

Table 1 Frequency Foldback Factor vs V<sub>FB</sub>

## 9.11 Overvoltage Protection

The GBI1650 implements the overvoltage protection (OVP) circuitry to minimize output voltage overshoot during load transient, recovering from output fault condition or light load transient. When the FB pin voltage reaches the rising OVP threshold which is typically 110% of V<sub>REF</sub>, the high-side MOSFET will be turned off immediately which make the device under OVP. When the FB pin voltage drops below the falling OVP threshold, the high-side MOSFET is turned on and resumed normal operation. The falling OVP threshold is typically 105% of V<sub>REF</sub>.

#### 9.12 Thermal Shutdown

The GBI1650 features an internal thermal shutdown circuit to protect the device from the damage during excessive heat and power dissipation conditions. The thermal shutdown circuit will be asserted when the junction temperature exceeds typically 165°C. When the junction temperature falls below 125°C, the device restarts with internal soft start phase.

# 9.13 Loop Compensation

Figure 26 describes a simple small signal model that can be used to design the frequency compensation. The GBI1650 power stage can be approximated by a voltage-controlled current source (duty cycle modulator) supplying current to the output capacitor and load resistor. The control to output transfer function is shown in Equation 5 and consists of a dc gain, one dominant pole, and one ESR zero. The quotient of the change in switch current and the change in COMP pin voltage is the power stage transconductance, Tran. The Tran for the GBI1650 is 14A/V. The low-frequency gain of the power stage is



the product of the transconductance and the load resistance as shown in Equation 6. As the load current increases and decreases, the low-frequency gain decreases and increases, respectively. This variation with the load may seem problematic at first glance, but fortunately the dominant pole moves with the load current as shown in Equation 7. The combined effect is highlighted by the dashed line in Figure 27. As the load current decreases, the gain increases and the pole frequency decrease, keeping the 0-dB crossover frequency the same with varying load conditions. The type of output capacitor chosen determines whether the ESR zero has a profound effect on the frequency compensation design. Using high ESR aluminum electrolytic capacitors may reduce the number frequency compensation components needed to stabilize the overall loop because the phase margin is increased by the ESR zero of the output capacitor as shown in Equation 8.



Figure 26. Simple Small Signal Model



Figure 27. Frequency Response for Peak Current Mode Control



$$\frac{Vout}{Vcomp} = Adc \times \frac{\left(1 + \frac{S}{2\pi \times f_z}\right)}{\left(1 + \frac{S}{2\pi \times f_p}\right)}$$
 (5)

$$Adc = Tran \times Rload \tag{6}$$

$$f_p = \frac{1}{2\pi \times Cout \times Rload} \tag{7}$$

$$f_z = \frac{1}{2\pi \times Cout \times Resr} \tag{8}$$

The GBI1650 uses a transconductance amplifier for the error amplifier, it can be simply treated as a voltage controlled current source. The compensation circuit of the PCM buck is shown in Figure 28. Equation 9 and Equation 10 relate the frequency response of the amplifier to the small signal model in Figure 29. Equation 9 through Equation 15 are provided as a reference.



Figure 28. Loop compensation



Figure 29. Frequency Response of the loop compensation



$$f(s)_{GM} = g_m \times \frac{(1 + \frac{s}{2\pi \times f_z})}{s}$$
(9)

$$f_{z1} = \frac{1}{2\pi \times R3 \times C1} \tag{10}$$



## **10 APPLICATION INFORMATION**

## **Typical Application**



Figure 30. 24V INPUT, 5V 5A OUTPUT

**Table 2. Design Parameters** 

| Design Parameters                       | Example Value       |
|-----------------------------------------|---------------------|
| Input Voltage                           | 24V typical, 20~28V |
| Output Voltage                          | 5V                  |
| Output Current                          | 5A                  |
| Output voltage ripple (peak to peak)    | <50mV               |
| Overshoot/Undershoot range (1.25~3.75A) | 5%                  |
| Input Voltage ripple (peak to peak)     | <400mV              |
| Switching Frequency                     | 500kHz              |

# 10.1 Set Output Voltage

The GBI1650 output voltage can be easily set up using a resistor divider network R1 and R2 as shown in the typical application circuit Figure 30. Use Equation 11 to calculate the resistor divider values.

$$R1 = \frac{(V_{OUT} - 0.8V) \times R2}{0.8V} \tag{11}$$



In this design example the Vout is 5V. Set the resistor R2 value to be approximately 10k.

$$R1 = \frac{(V_{OUT} - 0.8V) \times R2}{0.8V} = \frac{(5V - 0.8V) \times 10k\Omega}{0.8V} = 52.5k\Omega$$
 (12)

In this design, use two resistor serial to get the calculated value:  $51k\Omega$  and  $1.5k\Omega$  for example

## 10.2 Set Switching Frequency

The GBI1650 switching frequency is able to be set-up by placing a local resistor from RT/CLK pin to GND. Use following equation to calculate the resistor value.

$$R4(K\Omega) = \frac{100000}{fsw(KHz)} = \frac{100000}{500kHz} = 200k\Omega$$
 (13)

For 500kHz switching frequency, the R4 is  $200k\Omega$ .

## 10.3 Input Capacitor Selection

For good input voltage filtering, choose low-ESR ceramic capacitors. A X7R ceramic capacitor 10uF to  $22\mu$ F is recommended for the decoupling capacitor and a  $0.1\mu$ F ceramic bypass capacitor is recommended to be placed as close as possible to the VIN pin. These capacitors must be rated for 50V or above.

For this design, two 10uF X7R capacitors and one 0.1uF capacitor rated 50V is recommended.

The input voltage ripple can be calculated by using Equation 19 to calculate the input voltage ripple:

$$\Delta V_{IN} = \frac{I_{OUT}}{C_{IN} \times f_{SW}} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) = \frac{5A}{20.1uF \times 500kHz} \times \frac{5V}{24V} \times \left(1 - \frac{5V}{24V}\right) = 82 \ mV \tag{14}$$

Where:

- C<sub>IN</sub> is the input capacitor value
- f<sub>sw</sub> is the converter switching frequency
- I<sub>OUT</sub> is the maximum load current

#### 10.4 Inductor Selection

The performance of inductor affects the power supply's steady state operation, transient behavior, loop stability, and buck converter efficiency. The critical parameters of inductor is the inductance, the DC resistance (DCR), the saturation current and the RMS current.

Use following equation to calculate the minimum inductance:

$$L_{MIN} = \frac{V_{OUT} \times (V_{INMAX} - V_{OUT})}{V_{INMAX} \times K_{IND} \times I_{OUT} \times f_{SW}}$$
(15)

Where

V<sub>OUT</sub> is output voltage



- $K_{IND}$  is the Ripple Ration of the inductor ripple current ( $\triangle iL/I_{OUT}$ ), 0.4 is recommended here
- V<sub>INMAX</sub> is the maximum input voltage
- f<sub>SW</sub> is the converter switching frequency
- I<sub>OUT</sub> is the output current

In this design example:

$$L > L_{MIN} = \frac{V_{OUT} \times (V_{INMAX} - V_{OUT})}{V_{INMAX} \times K_{IND} \times I_{OUT} \times f_{SW}} = \frac{5V \times (28V - 5V)}{28V \times 0.4 \times 5A \times 500kHz} = 4.11uH$$
(16)

Generally, the Inductor values can have ±20% or even ±30% tolerance with no current bias. When the inductor current approaches saturation level, its inductance can decrease 20% to 35% from the value at 0-A current depending on how the inductor vendor defines saturation. When selecting an inductor, choose its rated current larger than its RMS current and saturation current larger than short circuit current I<sub>LIM\_HSD</sub> during the operation. The peak switching current of inductor is calculated in equation 17:

$$I_{LPEAK} = I_{OUT} + K_{IND} \times \frac{I_{OUT}}{2} = 5A + 0.4 \times \frac{5A}{2} = 6A$$
 (17)

With a minimum inductance of 4.11uH and the saturation current of 8A, the inductor of 6.8uH inductance, 8A saturation current is selected here.

# **10.5 Output Capacitor**

The output capacitor must be chosen carefully with the reason that this capacitor value determines the regulator pole, the output voltage ripple, and how the regulator responds to a large change in load current. Generally, choose a low-ESR output capacitor like a ceramic capacitor from X5R or X7R family to get small output voltage ripple.

From the required output voltage ripple (<50mV), use the Equation 18 to calculate the minimum required effective capacitance, C<sub>OUT</sub>.

$$C_{OUT} > \frac{\Delta I_{LPP}}{8 \times V_{OUT\ Ripple} \times f_{SW}} = \frac{K_{IND} \times I_{OUT}}{8 \times V_{OUT\ Ripple} \times f_{SW}}$$
(18)

The allowed maximum ESR of the output capacitor is calculated by the equation 19.

$$R_{ESR} < \frac{V_{OUT\_Ripple}}{k_{IND} \times I_{OUT}} \tag{19}$$

Where

- V<sub>OUT Ripple</sub> is output voltage ripple caused by charging and discharging of the output capacitor.
- k<sub>IND</sub> is the Ripple Ration of the inductor ripple current (∆iL/I<sub>OUT</sub>), 0.4 is recommended here
- I<sub>OUT</sub> is the maximum output current



 $f_{SW}$  is the converter switching frequency.

In this design, V<sub>OUT\_Ripple</sub> is smaller than 50mV, f<sub>SW</sub> is 500kHz, I<sub>OUT</sub> is 5A and K<sub>IND</sub> is 0.4:

$$C_{OUT} > \frac{0.4 \times 5A}{8 \times 50mV \times 500kHz} = 10uF \tag{20}$$

$$R_{ESR} < \frac{50mV}{0.4 \times 5A} = 25m\Omega \tag{21}$$

In buck converter, higher capacitor values can be used to improve the load transient response. Normally the converter control loop needs to take some switching clock cycles to respond to the output voltage changes. The output capacitors must be relatively large enough to charge or discharge current to maintain the output voltage within the specified range in 3 clock cycles. The following two Equations are used to calculate the minimum capacitance to keep the undershoot and overshoot voltages within a specified range.

$$C_{OUT} > \frac{3 \times (I_{TOH} - I_{TOL})}{f_{SW} \times V_{OUS}}$$
 (22)

$$C_{OUT} > \frac{3 \times (I_{TOH} - I_{TOL})}{f_{SW} \times V_{OUS}}$$

$$C_{OUT} > \frac{I_{TOH}^2 - I_{TOL}^2}{(V_{OUT} + V_{OOS})^2 - V_{OUT}^2} \times L$$
(23)

Where

- I<sub>TOH</sub> is the high level of output current during load transient
- I<sub>TOL</sub> is the low level of output current during load transient
- Vous is the undershoot voltage
- V<sub>oos</sub> is the overshoot voltage
- L is the inductance of inductor in design
- $f_{SW}$  is the converter switching frequency.

For this design example:

$$C_{OUT} > \frac{3 \times (I_{TOH} - I_{TOL})}{f_{SW} \times V_{OUS}} = \frac{3 \times (3.75A - 1.25A)}{500kHz \times 250mV} = 60uF$$
 (24)

$$C_{OUT} > \frac{3.75A^2 - 1.25A^2}{(5V + 250mV)^2 - 5V^2} \times 6.8uH = 33uF$$
 (25)

Therefore, a X7R capacitor of 2x47uF with 25V DC rating and 5mΩ ESR is selected

## 10.6 Catch Diode



The GBI1650 requires an external catch diode between the SW pin and GND. The critical parameters of this catch diode are the reverse voltage, the peak current, the forward voltage and the junction capacitance. Generally, the reverse voltage rating equal to or greater than the maximum input voltage. The peak current must be greater than the maximum inductor current. Lower forward voltage and smaller junction capacitance yields higher efficiency and lower power dissipation. The Schottky diodes are typically good choose as the catch diode.

In this design example, the PDS760 is selected with 60V reverse voltage, 7A average current, 0.56V forwards voltage and 200pF junction capacitance.

The power dissipation is calculated as in following equation

$$P_{DMAX} = \frac{(V_{INMAX} - V_{OUT}) \times I_{OUT} \times V_{fd}}{V_{INMAX}} + \frac{C_j \times f_{SW} \times (V_{INMAX} + V_{fd})^2}{2}$$
(26)

Where

- V<sub>INMAX</sub> is the maximum input voltage
- I<sub>OUT</sub> is the output current
- V<sub>OUT</sub> is the output voltage
- f<sub>SW</sub> is the switching frequency
- V<sub>fd</sub> is the forward voltage

In this design example:

$$P_{DMAX} = \frac{(28V - 5V) \times 5A \times 0.56V}{28V} + \frac{200pF \times 500kHz \times (28V + 0.7V)^2}{2} = 2.34 W$$

# **10.7 Bootstrap Capacitor**

For proper operation of the device, a 0.1uF ceramic capacitor of X5R or X7R must be placed between the SW pin to the BOOT pin. The DC rating of this capacitor is must be 10V or higher voltage level.

# **10.8 Compensation**

There are several methods to design compensation for DC/DC regulators. The method presented here is easy to calculate and ignores the effects of the slope compensation that is internal to the device. Because the slope compensation is ignored, the actual crossover frequency is lower than the crossover frequency used in the calculations. This method assumes the crossover frequency is between the modulator pole and the ESR zero and the ESR zero is at least 10 times greater the modulator pole.

To get started, the modulator pole,  $f_p$ , and the ESR zero,  $f_z$  must be calculated using Equation 27 and Equation 28. Use Equation 29 and Equation 30 to estimate a starting point for the crossover frequency,  $f_{co}$ . For the example design,  $f_p$  is 1694Hz and  $f_z$  is 678kHz. Equation 29 is the geometric mean of the modulator pole and the ESR zero and Equation 30 is the mean of modulator pole and half of the switching frequency.



Equation 29 yields 34kHz and Equation 30 gives 21kHz. Use the geometric mean value of Equation 29 and Equation 30 for an initial crossover frequency.

Next, the compensation components are calculated. A resistor in series with a capacitor is used to create a compensating zero.

$$f_p = \frac{I_{OUT}}{2 \times \pi \times V_{OUT} \times C_{OUT}} = \frac{5A}{2 \times \pi \times 5V \times 94uF} = 1694Hz \tag{27}$$

$$f_z = \frac{1}{2 \times \pi \times ESR \times C_{OUT}} = \frac{1}{2 \times \pi \times 2.5m\Omega \times 94uF} = 678kHz$$
 (28)

$$f_{co1} = \sqrt{f_p \times f_z} = \sqrt{1694Hz \times 678kHz} = 34kHz$$
 (29)

$$f_{co2} = \sqrt{f_{p} \times \frac{f_{sw}}{2}} = \sqrt{1694Hz \times \frac{500kHz}{2}} = 21kHz$$
 (30)

$$f_{co} = \sqrt{f_{co1} \times f_{co2}} = \sqrt{34kHz \times 21kHz} = 26.7kHz$$
 (31)

To determine the compensation resistor, R3, use Equation 32. Assume the power stage transconductance,  $T_{ran}$ , is 14A/V. The output voltage,  $V_{O}$ , reference voltage,  $V_{REF}$ , and amplifier transconductance,  $g_{m}$ , are 5 V, 0.8 V, and 240 $\mu$ A/V, respectively. R3 is calculated to be 16.6k $\Omega$ , and a standard value of 16.9k $\Omega$  is selected. Use Equation 33 to set the compensation zero to the modulator pole frequency. Equation 33 yields 5.6nF for compensating capacitor C5.

$$R3 = \frac{2 \times \pi \times f_{co} \times C_{OUT}}{T_{ran}} \times \frac{V_{OUT}}{V_{ref} \times g_m} = \frac{2 \times \pi \times 26.7 kHz \times 94 uF \times 5V}{14S \times 0.8V \times 240 uS} = 29.3 k\Omega$$
 (32)

$$C5 = \frac{1}{2 \times \pi \times R3 \times f_p} = \frac{1}{2 \times \pi \times 29.3k\Omega \times 1694Hz} = 3.2nF$$
(33)



## 11 Layout Guideline

Layout is critical for proper operation. Please follow the layout guidelines.

- 1. The power ground is very critical. The power trace should take lowest impedance as possible and the ground area should be sufficient and event to optimize thermal.
- 2. The GND Pin should be connected directly to the thermal pad under the IC, 8mil Max thermal via recommended.
- 3. Place the bypass input capacitor with low ESR as close as possible to the VIN pin and GND. The bypassing loop from VIN terminal to the GND should be as short as possible.
- 4. The RT/CLK is sensitive to noise. The RT/CLK resistor should be placed as close as possible to the RT/CLK pin with minimum trace length to the GND.
- 5. The inductor should be located as close as possible to the SW pin for reducing magnetic and electrostatic noise
- 6. The feedback resistor divider should be placed close to the FB pin.
- 7. The compensation network should be placed close to the COMP pin.
- 8. The ground connected to the diode, input capacitors and output capacitors should be tied to the system ground plane in only one spot to minimize conducted noise to the system ground plane
- 9. Four-layer layout is strongly recommended for better thermal performance.





# PACKAGE INFORMATION (eSOP-8L Package)

